

## **Boolean Algebra**

#### 1.1 LOGIC GATES

#### **Definition**

It is the basic building block to construct any digital circuit.



#### Note:

We can implement any Boolean function using the above gates.

What are 1 & 0 in Digital Logic?

| 1: True | 0: False |
|---------|----------|
| 1: high | 0: low   |
| 1: Yes  | 0: NO    |

Table 1.1

#### Note:

Truth table gives value of output for all possible input combination.

#### How are real-world problems solved using a digital logic system?



#### Positive and negative logic:

#### **Definition**

In positive logic, 1 represents "high", and 0 represents "low". In negative logic, 1 represents "low", and 0 represents "high".

#### **Buffer:**

Symbolic representation



Fig. 1.1 Symbolic Representation of Buffer

| Truth table |   |  |
|-------------|---|--|
| i           | У |  |
| 0           | 0 |  |
| 1           | 1 |  |

**Table 1.2 Truth Table of Buffer** 

A buffer increases the strength of the signal so that it travels for a longer distance

#### Waveform



Fig. 1.2 Waveform of Buffer

Propagation Delay is the time taken by a signal to go from input to output of a logic Gate. When the buffer has no delay, it follows the input simply. When the buffer has a propagation delay, then after it senses the input at t = 0, it produces the output after propagation Delay.

#### Note:

In order to show output with propagation delay we shift output right by  $t_{pd}$ .  $t_{pd} \rightarrow propagation$  delay

#### **Inverter:**

#### **Definition**

Inverter/NOT gate complements the logic.

Symbolic representation



Fig. 1.3 Symbolic Representation of Inverter

#### Binary logic:

Sample Space, 
$$S = \{0, 1\}$$
  
 $0^{c} = 1$   
 $1^{c} = 0$ 

#### **Grey Matter Alert!**

NOT gate and Inverter are same and are used to complement a logic.

| Truth table |                    |  |
|-------------|--------------------|--|
| i           | y = i <sup>c</sup> |  |
| 0           | 1                  |  |
| 1           | 0                  |  |

Table 1.3 Truth Table of Inverter

#### Waveform:



Fig. 1.4 Waveform of NOT Gate

When the NOT Gate has propagation delay, after it senses the input at t=0, it complements the input after the propagation delay.

#### **Cascading of Inverters:**

#### **Definition**

Whenever o/p of one inverter act as an input to another inverter.

#### Two inverters in cascade:



Fig. 1.5 Waveform of two Inverters in Cascade

#### Note:

Two inverters in cascade behave like a buffer with delay =  $2t_{pd}$ 

#### Three inverters in cascade:



Fig. 1.6 Symbolic Representation of Three Inverters in Cascade



Fig. 1.7 Waveform of Three Inverters in Cascade

Three inverters in cascade behave like a buffer with delay  $3t_{pd}$ 

NOT gate with feedback:



Fig. 1.8 Symbolic Representation of NOT Gate with Feedback



Fig. 1.9 Waveform of NOT Gate with Feedback

- Apply trigger input at 'A', which means input is applied for a short duration
- O/p signal is again feedback to the i/p, Arrow in the timing diagram represents inputoutput effect.
- Whenever input changes, the output will change after t



Fig. 1.10 Symbolic Representation of Three Inverters in Cascade with Feedback



Fig. 1.11 Waveform of Three Inverters in Cascade with Feedback

Period of square wave (r) = 6tpd  $= 2 \times 3 \times tpd$ = 2n tpd

n = number of NOT gates in cascade (odd)

### **Rack Your Brain**



What is the clock period of the output waveform Y?



Buffer does not impact shape of the Output but provides delay

#### **AND** gate:

#### **Definition**

Both inputs must be true for the output to be true.

#### **Symbolic representation:**

A, B are input, Y is the output



Fig. 1.12 Symbolic Representation of AND Gate

| Truth table |   |   |
|-------------|---|---|
| А           | В | Υ |
| 0           | 0 | 0 |
| 0           | 1 | 0 |
| 1           | 0 | 0 |
| 1           | 1 | 1 |

**Table 1.4 Truth Table of NAND Gate** 

O/p = High when both inputs are high, and if any input = low, then output = low

- a) Commutative law ⇒ A.B = B.A
- **b)** Associative law  $\Rightarrow$  (AB).C= A.(BC)



Fig. 1.13 Symbolic Representation of NAND Gate with 3 i/ps

Fan-in defines maximum number of digital inputs that a single logic gate can accept.

| Truth table |   |   |         |
|-------------|---|---|---------|
| А           | В | С | Y = ABC |
| 0           | 0 | 0 | 0       |
| 0           | 0 | 1 | 0       |
| 0           | 1 | 0 | 0       |
| 0           | 1 | 1 | 0       |
| 1           | 0 | 0 | 0       |
| 1           | 0 | 1 | 0       |
| 1           | 1 | 0 | 0       |
| 1           | 1 | 1 | 1       |

Table 1.5 Truth Table of NAND Gates with 3 i/ps



#### Floating input:

One of the i/p lines is not connected anywhere.



Fig. 1.14 AND Gate with Floating Input

#### OR gate:

#### **Definition**

At least one of the input is High/True for output to be High/True.

#### **Symbolic representation:**



Fig. 1.15 Symbolic Representation of OR Gate

| Truth table |   |           |
|-------------|---|-----------|
| А           | В | Y = A + B |
| 0           | 0 | 0         |
| 0           | 1 | 1         |

| 1 | 0 | 1 |
|---|---|---|
| 1 | 1 | 1 |

Table 1.6 Truth Table of OR Gate

#### 1) Commutative law:

$$A + B = B + A$$

• OR Gate follows commutative law.

#### 2) Associative law:

$$(A+B) + C = A + (B + C)$$



Fig. 1.16 Truth Table of OR Gate

| Truth table |   |   |               |
|-------------|---|---|---------------|
| А           | В | С | Y = A + B + C |
| 0           | 0 | 0 | 0             |
| 0           | 0 | 1 | 1             |
| 0           | 1 | 0 | 1             |

| 0 | 1 | 1 | 1 |
|---|---|---|---|
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

Table 1.7 Truth Table of OR Gate with 3 i/ps



#### Floating i/p:

• Floating i/p is not connected to any value & its value is undetermined.



Fig. 1.17 OR Gate with Floating Input

#### NAND gate:

#### **Definition**

It is a combination of invertor and AND gate NAND = AND output is noted

Boolean Algebra

#### **Symbolic representation:**



Fig. 1.18 Symbolic Representation of NAND Gate

|   | Truth table |                            |
|---|-------------|----------------------------|
| А | В           | $Y = \overline{A \cdot B}$ |
| 0 | 0           | 1                          |
| 0 | 1           | 1                          |
| 1 | 0           | 1                          |
| 1 | 1           | 0                          |

**Table 1.8 Truth Table for NAND Gate** 

#### **Commutative law:**

NAND gate follows commutative law.

$$AB = BA$$

#### **Associative law:**

NAND gate does not follow associative law.

$$AB \cdot C \neq A \cdot BC$$

#### **NOR** gate:

#### **Definition**



A HIGH output results if both the inputs to the gate are LOW(0); if one or both input is HIGH(1), a LOW output results.

#### **Symbolic representation:**



Fig. 1.19 Symbolic Representation of NOR Gate

|   | Truth table |                        |
|---|-------------|------------------------|
| А | В           | $X = \overline{A + B}$ |
| 0 | 0           | 1                      |
| 0 | 1           | 0                      |
| 1 | 0           | 0                      |
| 1 | 1           | 0                      |

**Table 1.9 Truth Table for NOR Gate** 

- NOR gate output is HIGH if both i/ps are low else o/p is LOW
- A NOR gate behaves the same as an AND gate with inverted inputs.
- A NOR gate behaves the same as an OR gate with inverted outputs.

#### **Commutative law**

$$A + B = B + A$$

NOR gate is commutative.

#### **Associative law**

$$\overline{(A + B)} + C \neq A + (B + C)$$

.. NOT associative.



Boolean Algebra

#### **Grey Matter Alert!**

Enable & Disable NOR gate



O/p is fixed irrespective of input : Disabled NOR gate.

 $Y = \overline{A + 1} = \overline{1} = 0$ 

#### Floating input:

Floating input can be made 0 or connected to existing i/p



#### Note:

1) 
$$\overline{A + 0} = \overline{A}$$

**2)** 
$$\overline{A+1} = 0$$

3) 
$$\overline{A + A} = \overline{A}$$

**4)** 
$$\overline{A + \bar{A}} = 0$$

#### **XOR** gate

#### **Definition**

XOR gate is a digital logic gate that gives a true output when the number of true or HIGH(1) input is odd.

#### **Symbolic representation:**



Fig. 1.22 Symbolic Representation of XOR Gate

| Truth table |   |                  |
|-------------|---|------------------|
| А           | В | $X = A \oplus B$ |
| 0           | 0 | 0                |
| 0           | 1 | 1                |
| 1           | 0 | 1                |
| 1           | 1 | 0                |

Table 1.10 Truth Table for XOR Gate

XOR gate is also called inequality detector

#### Logic expression:

 $X = A\overline{B} + \overline{A}B \xrightarrow{implementation}$ 



Fig. 1.24 Implementation of XOR Gate Using Basic Gates

**Commutative law:**  $A \oplus B = B \oplus A$ 

Associative law:  $A \oplus (B \oplus C) = (A \oplus B) \oplus C$ 

#### **Properties of XOR gate:**

 $Y = A \oplus B \oplus C$ 

o/p = 1 if an odd number of 1's are present at the input

| Truth table |   |   |                           |  |
|-------------|---|---|---------------------------|--|
| А           | В | С | $Y = A \oplus B \oplus C$ |  |
| 0           | 0 | 0 | 0                         |  |
| 0           | 0 | 1 | 1                         |  |
| 0           | 1 | 0 | 1                         |  |
| 0           | 1 | 1 | 0                         |  |
| 1           | 0 | 0 | 1                         |  |
| 1           | 0 | 1 | 0                         |  |
| 1           | 1 | 0 | 0                         |  |
| 1           | 1 | 1 | 1                         |  |

Table 1.11 Truth Table for XOR Gate with 3 i/ps

1)  $A \oplus 0 = A\overline{0} + \overline{A}0 = A(buffer)$ 

$$A \longrightarrow A \longrightarrow A$$

Fig. 1.25

2)  $A \oplus 1 = A\overline{1} + \overline{A}1 = \overline{A}$  (inverter)



Fig. 1.26

- **3)** A ⊕ A = 0
- **4)**  $A \oplus \overline{A} = 1$
- **5)** if A ⊕ B = C

Then  $A \oplus C = B$  $B \oplus C = A$ 

# 4

#### **Rack Your Brain**

Consider a logic circuit with 30 XOR Gates connected as shown below. Find Y



#### **XNOR Gate**

#### **Definition**



The XNOR gate is a digital logic gate whose function is the logical complement of the Exclusive OR gate.

#### Symbolic representation:



Fig. 1.27 Symbolic Representation of XNOR Gate

#### Note:

XNOR gate is called equality detector

| Truth table |   |                 |  |
|-------------|---|-----------------|--|
| А           | В | $X = A \odot B$ |  |
| 0           | 0 | 1               |  |
| 0           | 1 | 0               |  |

| 1 | 0 | 0 |
|---|---|---|
| 1 | 1 | 1 |

**Table 1.12 Truth Table for XNOR Gate** 

#### **Logic expression:**

$$X = AB + \overline{A}\overline{B}$$

#### **Commutative law:**

$$\mathsf{A}\odot\mathsf{B}=\mathsf{B}\odot\mathsf{A}$$

#### **Associative law:**

$$(A \odot B) \odot C = A \odot (B \odot C)$$

#### **Properties:**

1) 
$$A \odot 0 = \overline{A}\overline{0} + A0$$
  
=  $\overline{A} \cdot 1$   
=  $\overline{A}$  (inverter)



Fig. 1.28 XNOR Gate as Inverter

2) 
$$A \odot 1 = A1 + \overline{A}\overline{1}$$
  
=  $A + A \cdot 0$   
=  $A(Buffer)$ 



Fig. 1.29 XNOR Gate as Buffer

- **3)** A ⊙ A = 1
- **4)**  $A \odot \overline{A} = 0$



Fig. 1.30 Implementation of XNOR Gate Using Basic Gates

| Truth table |   |   |         |                         |
|-------------|---|---|---------|-------------------------|
| А           | В | С | (A ⊙ B) | $Y = A \odot B \odot C$ |
| 0           | 0 | 0 | 1       | 0                       |
| 0           | 0 | 1 | 1       | 1                       |
| 0           | 1 | 0 | 0       | 1                       |
| 0           | 1 | 1 | 0       | 0                       |
| 1           | 0 | 0 | 0       | 1                       |
| 1           | 0 | 1 | 0       | 0                       |
| 1           | 1 | 0 | 1       | 0                       |
| 1           | 1 | 1 | 1       | 1                       |

**Table 1.13 Truth Table for XNOR Gates** 

- For odd Number of i/p, XOR = XNOR
- For even Number of i/p, XNOR =  $\overline{XOR}$

#### **1.2 BOOLEAN LAWS**

| AND law                       | OR Law                      | Inversion law |
|-------------------------------|-----------------------------|---------------|
| 1. A·0 = 0                    | 1. A + O = A                | =<br>1. A = A |
| 2. A·1= A                     | 2. A + 1 = 1                |               |
| 3. A · A = A                  | 3. A + A = A                |               |
| 4. $A \cdot \overline{A} = 0$ | $4. \ A + \overline{A} = 1$ |               |

Table 1.14 Laws of Boolean Algebra

### Implication and inhibition gate:

Implication gate:

$$Y = \overline{\overline{A} \cdot B} = \overline{\overline{A}} + \overline{B} = A + \overline{B}$$
if  $B = 0, Y = 1$ 
 $B = 1, Y = A$  i.e if IMPLY = 1
 $Y = A$ 

Or If 'B' is true, then A appears in the output.



Fig. 1.31 Implication Gate

#### Inhibition gate:

$$Y = \overline{\overline{A} + B} = A \cdot \overline{B}$$
  
If  $B = 1$ ,  $Y = 0$  i.e A does not reach o/p  
 $B = 0$ ,  $Y = A$ .



Fig. 1.32 Inhibition Gate

#### Theorems and properties of Boolean algebra:

- 1) Idempotent law
  - x.x = x
  - $\bullet x + x = x$
- 2) Associative law
  - $\bullet$  (x + y) + z = x + (y + z)
  - (x.y) . z = x . (y . z)
- 3) Complement law
  - $\bullet \ x + \overline{x} = 1$
  - x . x = 0
- 4) Commutative law
  - $\bullet \ x + y = y + x$
  - x . y = y . x
- 5) Distributive law
  - $x \cdot (y + z) = x \cdot y + x \cdot z$
  - $x + y \cdot z = (x + y) \cdot (x + z)$
- 6) Identity law
  - x + 1 = 1
  - x + 0 = x
  - x . 0 = 0
- x . 1 = x

#### Demorgan's first theorem:

$$\overline{AB} = \overline{A} + \overline{B}$$

| Truth table |   |         |                               |
|-------------|---|---------|-------------------------------|
| А           | В | —<br>AB | $\overline{A} + \overline{B}$ |
| 0           | 0 | 1       | 1                             |

Boolean Algebra

| 0 | 1 | 1 | 1 |
|---|---|---|---|
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 0 |

Table 1.15 Truth Table - Demorgan's Law



Fig. 1.33 Implementation - Demorgan's Law

NAND gate = Bubbled i/p OR gate

#### Demorgan's second theorem:

$$\overline{A + B} = \overline{A} \cdot \overline{B}$$

| Truth table |   |                    |                                 |  |
|-------------|---|--------------------|---------------------------------|--|
| А           | В | $\overline{A + B}$ | $\overline{A}\cdot\overline{B}$ |  |
| 0           | 0 | 1                  | 1                               |  |
| 0           | 1 | 0                  | 0                               |  |
| 1           | 0 | 0                  | 0                               |  |
| 1           | 1 | 0                  | 0                               |  |

Table 1.16

$$\begin{array}{c} A \\ B \end{array} = \begin{array}{c} A \\ \hline (A+B)' \end{array} \equiv \begin{array}{c} A \\ \hline \end{array}$$

Fig. 1.34

NOR gate = Bubbled i/p AND gate

#### **Transposition theorem:**

$$AB + A'C = (A + C) (A' + B)$$

# Proof RHS = (A + C) (A' + B) = AA' + AB + A'C + BC = AB + A'C + BC = AB + A'C + BC (A + A') = AB + ABC + A'C + A'BC = AB (1 + C) + A'C (1 + B) = AB + A'C = LHS

#### Consensus theorem/ redundancy theorem:

The Redundancy theorem is used to simplify Boolean expressions. It is also known as consensus theorem.

$$AB + A'C + BC = AB + A'C$$

The consensus of the terms AB and A'C are BC. The conjunctive dual of the above equation is:



Example  $\Rightarrow \overline{B}C + \overline{A}C + B\overline{A}$ =  $\overline{B}C + B\overline{A}$  Conditions for applying the redundancy theorem are:

- 1) Three variables must be present in the Boolean expression.
- 2) Each variable is repeated twice.
- **3)** One variable in the expression must be present in both complemented and uncomplemented forms.

After applying this theorem, we can only take those terms which contain the complemented variable.

# Proof Y = AB + A'C + BC Y = AB + A'C + BC(1) Y = AB + A'C + BC (A + A') Y = AB + A'C + ABC + A'BC Y = AB (1 + C) + A'C (1 + B) Y = AB + A'C (Proved)

#### Redundant literal rule:

A + A'B = A + B [Literal  $\overline{A}$  is redundant & can be removed] Similarly, A (A' + B) = AB

Proof
$$A + A'B = A (1 + B) + A'B$$
 $\Rightarrow A + AB + A'B = A + B (A + A')$ 
 $\Rightarrow A + B (1) = A + B$ 

#### **Duality:**

#### **Definition**

This theorem states that the dual of the Boolean function is obtained by interchanging logical AND operator with logical OR operator and 0's with 1's & vice-versa.

Following Boolean equations are dual to each other:

```
Group 1
                                                    Group 2
                                                    x \cdot 1 = x
x + 0 = x
                                       \leftrightarrow
                                                    x.0 = 0
x + 1 = 1
                                      \leftrightarrow
x + x = x
                                                    x \cdot x = x
                                      \leftrightarrow
x + x' = 1
                                                    x \cdot x' = 0
                                      \leftrightarrow
x + y = y + x
                                     \leftrightarrow x.y = y.x
x + (y+z) = (x + y)+z \leftrightarrow x \cdot (yz) = (x \cdot y) \cdot z

x(y+z) = xy + xz \leftrightarrow x + yz = (x + y) (x + z)
```

#### **Complementary theorem:**

For obtaining complement expression,

- 1) Change each OR sign by AND sign and vice-versa.
- 2) Complement any 0 or 1 appearing in the expression.
- 3) Complement the individual literals.

**Example**  $\Rightarrow$  Complement of  $A(B+C) = A' + (B' \cdot C') = (A' + B')(A' + C')$ 

#### **1.3 BOOLEAN FUNCTION**

#### **Definition**

expression consisting of binary

A Boolean function is described by an algebraic expression consisting of binary variables, the constants 0 and 1 and logical symbols '+' and ' . '. For a given set of input, a Boolean function can have value of '0' or '1'

A Boolean function can be represented in canonical form:

- i) POS (product of sum)
- ii) SOP (sum of product)

#### **Example**

$$f = a + bc$$

| Truth table |   |   |   |
|-------------|---|---|---|
| a           | b | С | f |

Boolean Algebra

| 0 | 0 | 0 | 0 |
|---|---|---|---|
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

Table 1.17 Truth Table of 'f'



#### **Rack Your Brain**

How many m-ary functions are possible with 'n' K-ary variables?

#### **SOLVED EXAMPLES**

f(p, q, r) = p'q + pqr + r', Represent it in canonical SOP form

#### **Functional properties:**

- The canonical sum of product or product of sum form of a switching function is UNIQUE.
- The switching function  $f_1(x_1,...,x_n)$  and  $f_2(x_1,x_2,...,x_n)$  are said to be logically equivalent if both functions have same value for each and every combination of  $x_1, x_2,..., x_n$ .
- Two switching functions are equivalent, if their canonical SOP and canonical POS expressions are equal.

#### Note:

For a switching function, there can be many expressions which will define the same function, but when we convert them to their corresponding SOP and POS form, it is UNIQUE.

#### **Neutral function:**

Number of minterms = Number of maxterms

#### **Example**

For 2 variable Boolean function number of neutral functions possible = 4C,

| A | В | f <sub>1</sub> | $\mathbf{f}_{_{2}}$ |
|---|---|----------------|---------------------|
| 0 | 0 | 0              | 1                   |
| 0 | 1 | 0              | 1                   |
| 1 | 0 | 1              | 0                   |
| 1 | 1 | 1              | 0                   |

**Table 1.20 Neutral Functions with 2 Variables** 

#### For 'n' variable function:

Number of neutral function = 
$${}^{2^{n}}C_{\underline{2^{n-1}}}$$
  
=  ${}^{2^{n}}C_{\underline{2^{n-1}}}$ 

#### **Grey Matter Alert!**

Venn diagram representation:





#### **Rack Your Brain**

Find the Boolean expression



#### **Simplifications of Boolean functions:**

1) Simplification using algebraic functions:

#### **SOLVED EXAMPLES**

$$\bigcirc 2 \qquad \mathsf{F}(\mathsf{X},\!\mathsf{Y},\!\mathsf{Z}) = (\mathsf{X} + \mathsf{Y})(\mathsf{X} + \mathsf{Z})$$

Sol: 
$$F(X,Y,Z) = (X+Y)(X+Z)$$
  
=  $X.X + X.Z + Y.X + Y.Z$   
=  $X + X.Z + X.Y + Y.Z$   
=  $X + X.Z + X.Y + Y.Z$   
=  $X + X.Y + Y.Z$ 

= 
$$X (1 + Y) + Y.Z$$
  
=  $X + Y.Z$  (minimized form)

2) Simplification using K-map: (Discussed later)

#### **Complement of Boolean function:**

We can find the complement of a function using given 2 rules in Demorgan's law:

- 1) Change the OR Gates with AND Gates or change the AND Gates with OR Gates
- 2) Change each literal of the function with its complement.

**Example** 
$$F = pq' + p'q$$
  
 $F' = (p' + q) \cdot (p + q')$   
 $= p'q' + pq$  [::  $p \cdot p' = 0$ ]

#### 1.4 STANDARD SOP AND POS FORMS

The main advantage of standard forms is to minimize the number of inputs to logic gates. Sometimes there will be a reduction in the total number of logic Gates required to represent a Boolean function.

- 1) Standard SOP form
- 2) Standard POS form

#### Note:

- Canonical form is unsimplified
- Standard form is simplified

#### Standard sum of product (SOP):

#### **Definition**

:=

Standard SOP form means standard sum of products form. In this form, each product term need not contain all literals. So product terms may/may not be minterms.

: Standard SOP form is the simplified form of canonical SOP form.

#### **SOLVED EXAMPLES**

Implement the function given below using SOP and POS forms:



Sol:  $F = P\overline{Q}R + \overline{P}QR + \overline{P}\overline{Q}R$ =  $\Sigma$  m (1, 3, 5) =  $\pi$  M (0, 2, 4, 6, 7)

Q4 Consider the three 4 variable functions  $f_1$ ,  $f_2$ ,  $f_3$ . Given,  $f_1$ ,  $f_3$  and f in canonical SOP (m decimal) for the circuit

 $f_1 = \Sigma m (8, 6, 7, 4, 5)$   $f_3 = \Sigma m (1, 6, 15)$  $f = \Sigma m (6, 1, 8, 15)$ 



Then  $f_2$  is -1)  $\Sigma$ m (4, 6) 3)  $\Sigma$ m (6, 8)

2) Σm (4, 8) 4) Σm (4, 6, 8)

Sol: AND: Intersection of minterms i.e. common minterm between 2 function OR: Union of minterms



 $f = (f_1 \wedge f_2) \vee f_3$   $f_2$  must be  $\sum m$  (6, 8) **Option (3)** 

#### **1.5 CANONICAL FORM**

Minterms and maxterms: Minterms:

#### **Definition**

A minterm of n variables is a product of variables in which each variable appears exactly once in true or complemented form.

Each minterm = 1 for only one combination of values of the variables.

= 0, otherwise

| A | В | С | Minterm            |
|---|---|---|--------------------|
| 0 | 0 | 0 | ĀBC m <sub>o</sub> |
| 0 | 0 | 1 | ĀBC m₁             |
| 0 | 1 | 0 | ĀBĒ m <sub>2</sub> |
| 0 | 1 | 1 | ĀBC m₃             |
| 1 | 0 | 0 | ABC m₄             |
| 1 | 0 | 1 | ABC m <sub>5</sub> |
| 1 | 1 | 0 | ABŪ m <sub>6</sub> |
| 1 | 1 | 1 | ABC m <sub>7</sub> |

Table 1.21 Minterms of 3 variables

For a particular combination of input values, if any input variable = 0, take complement else use as it is & take product of all such variables.

#### **Maxterms:**

#### **Definition**



A maxterm of n variables is sum of variables in which each variable appears exactly once in true or complemented form. Each maxterm = 0 for only one combination of values of the variables.

= 1, otherwise

#### Note:

For a particular combination of input values, if any input variable = 1, take complement else use as it is and take sum of all such variables.

#### **Canonical SOP and POS forms:**

#### **Definition**



If there are 'n' input variables, then there will be 2<sup>n</sup> possible combinations with zeros and ones. So value of each output variable depends on combination of input variable, So each output variable will have "1" for some combination of input variables and 'O' for some other combination of input variables.

Therefore each output variable can be expressed in following ways:

- Canonical SOP form → minterms: product of variables
- Canonical POS form → maxterm: sum of variables

#### **Canonical SOP**

Canonical SOP form means the canonical sum of product form. In this form, each product term contains all variables or literals. Hence canonical SOP is called the sum of minterms form.

#### Example

| Input |   |   | Output           |
|-------|---|---|------------------|
| х     | у | Z | F                |
| 0     | 0 | 0 | 0                |
| 0     | 0 | 1 | 0                |
| 0     | 1 | 0 | 0                |
| 0     | 1 | 1 | 1 m <sub>3</sub> |
| 1     | 0 | 0 | 0                |
| 1     | 0 | 1 | 1 m <sub>5</sub> |
| 1     | 1 | 0 | 1 m <sub>6</sub> |
| 1     | 1 | 1 | 1 m <sub>7</sub> |

**Table 1.22 Table Showing Minterms** 

$$f = m_3 + m_5 + m_6 + m_7$$
  
 $f = \sum m (3, 5, 6, 7)$ 

The Boolean function of the output f is x'yz + xy'z + xyz' + xyz

#### **Canonical POS:**

#### **Definition**

Canonical POS form means canonical product of sum from. In this form, each sum term contains all literals. So these Sum terms are the Maxterms. First, identify the Max terms for which the output variable is zero and then perform logical AND of those MAX-terms to get Boolean expression function corresponding to that output variable.

| Input |   |   | Output           |
|-------|---|---|------------------|
| р     | q | r | f                |
| 0     | 0 | 0 | O M <sub>o</sub> |
| 0     | 0 | 1 | O M <sub>1</sub> |
| 0     | 1 | 0 | 0 M <sub>2</sub> |
| 0     | 1 | 1 | 1                |
| 1     | 0 | 0 | 0 M <sub>4</sub> |
| 1     | 0 | 1 | 1                |
| 1     | 1 | 0 | 1                |
| 1     | 1 | 1 | 1                |

**Table 1.23 Table Showing Maxterms** 

$$f = M_0$$
.  $M_1$ .  $M_2$ .  $M_4$   
 $f = \pi M (0, 1, 2, 4)$   
 $f = (p + q + r) (p + q + r') (p + q' + r) (p' + q + r)$ 

#### **Conversion between canonical forms:**

Let's look at an example:

$$F = ABC + AB\overline{C} + A\overline{B}C + \overline{A}BC$$

In terms of minterms the functions can be written as:

$$F = m_3 + m_5 + m_6 + m_7 = \sum m (3, 5, 6, 7)$$
 Sum of minterms

In terms of maxterms the function can be written as:

$$F = (A + B + C)(A + B + \overline{C})(A + \overline{B} + C)(\overline{A} + B + C)$$

$$= \pi \text{ M (0, 1, 2, 4)} \leftarrow \text{Consider those } \\ \text{maxterms which } \\ \text{are not included in } \\ \text{of Maxterms.}$$

#### **Conversion In Standard Form:**

#### **SOLVED EXAMPLES**

Convert the following Boolean function into standard SOP form: f = A' B C + A B' C + A B C' + A B C

Convert the following Boolean function into standard POS form: f = (X + Y + Z) (X + Y + Z') (X + Y' + Z) (X' + Y + Z)

Sol: 
$$f = (X + Y + Z) \cdot (X + Y + Z') (X + Y' + Z) (X' + Y + Z)$$
  
 $f = (X + Y + Z) (X + Y + Z') (X + Y + Z) (X + Y' + Z) (X + Y + Z) (X' + Y + Z)$   
 $f = (X + Y + Z Z') (X + Z + Y Y') (Y + Z + X X')$   
 $f = (X + Y) (X + Z) (Y + Z)$   
 $using (A+B) \cdot (A+C) = A + BC$ 

#### 1.6 MINIMIZATION OF BOOLEAN FUNCTION

Logic minimization - using K-map:

#### **Definition**

K-Map is a graphical method which consists of 2<sup>n</sup> cells for 'n' variables. The adjacent cells are differed by a single bit position.

#### Note:

K-map method is most suitable for minimizing the Boolean Function of 2 variables to 5 variable.

#### **Grouping of K-map variables:**



Fig. 1.36 Grouping of K-map Variables

- Groups can overlap.
- The number of literals in a group must be equal to the power of 2, such as 1,2,4,8 etc.
- Groups can wrap around. The squares at the corners (which are at the end of a column or row) should be considered as adjacent squares.
- The grouping of K-map variables can be done in different ways, So obtained simplified equations need not be UNIQUE always.
- The boolean equation must be in canonical form (SOP/POS) to draw the K-map.
- If we group 2<sup>K</sup> cells together, then K variables are eliminated.



Fig. 1.37 Wrapping Around K-map

# 2) Variable K-maps:

The possible minterms with 2 variables (A and B) are AB, AB', A'B, A'B'



Fig. 1.38

# **Example**

| A | В | F |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |

**Table 1.24** 

• For SOP, consider minterms, where F = 1.



Fig. 1.39

In the pair, 'B' is changing from 0 to 1.

- $\therefore \quad \boxed{\mathsf{F} = \overline{\mathsf{A}}}$
- For POS consider maxterms, where F = 0



Fig. 1.40

In the pair, 'B' is changing from 0 to 1.

 $\therefore \overline{F = \overline{A}}$  (maxterm)

# **3-Variable K-maps**: 8 Possible minterms are:

| Α | В | С | O/P function |
|---|---|---|--------------|
| 0 | 0 | 0 | A'B'C'       |
| 0 | 0 | 1 | A'B'C        |
| 0 | 1 | 0 | A'BC'        |
| 0 | 1 | 1 | A'BC         |
| 1 | 0 | 0 | AB'C'        |
| 1 | 0 | 1 | AB'C         |
| 1 | 1 | 0 | ABC'         |
| 1 | 1 | 1 | ABC          |

**Table 1.25** 



Fig. 1.41

## **Example**

 $F = \sum m (5, 1, 0, 2, 4)$ 



Fig. 1.42

 $F = \overline{B} + \overline{A}\overline{C}$ 

# **Example**

 $F = \pi M (3, 6, 7)$ 



Fig. 1.43

$$F = (\overline{B} + \overline{C})(\overline{B} + \overline{A})$$

# 4 variable K-map:

 $F(y, z, w, x) = \sum m(4, 1, 5, 7, 13, 9, 14, 15)$ 



Fig. 1.44

F = w'y'z + w'xy' + w'xy + wyz + xz

(14 literals)

But this is not a minimized expression; we need to do the grouping carefully so that the biggest group ("octet" then "Quad" then "pair") gets the first priority.



Fig. 1.45 4-Variable K-Map

f = w'y'z + wyz + w'x + xz

(10 literals) (minimum)

# 1.1.2 Implicants, prime implicants and essential prime implicants:

# **Definition**

=

If 'f' covers 'g' then 'g' is said to imply 'f'. This is denoted by  $g \to f$  ['g' is a implicant of 'f']

**Ex.** = 
$$f(x, y, z) = xy + z$$

| x | У | z | f <sub>1</sub> = xy | $\mathbf{f}_2 = \mathbf{z}$ | f = xy + z |
|---|---|---|---------------------|-----------------------------|------------|
| 0 | 0 | 0 | 0                   | 0                           | 0          |
| 0 | 0 | 1 | 0                   | 1                           | 1          |
| 0 | 1 | 0 | 0                   | 0                           | 0          |
| 0 | 1 | 1 | 0                   | 1                           | 1          |
| 1 | 0 | 0 | 0                   | 0                           | 0          |
| 1 | 0 | 1 | 0                   | 1                           | 1          |

| 1 | 1 | 0 | 1 | 0 | 1 |
|---|---|---|---|---|---|
| 1 | 1 | 1 | 1 | 1 | 1 |

Table 1.26 Truth Table of 'f'

- : f is covering both  $f_1$  and  $f_2$  if  $f_1$  or  $f_2$  is 1, f is 1
- $\therefore$  f<sub>1</sub> and f<sub>2</sub> are implicants of f.

$$f_1 \rightarrow f$$

$$f_2 \rightarrow f$$

In an SOP expression, each product term is implicant of the original function.

# **Prime implicant:**

#### **Definition**

An implicant 'P' of a function 'f' is said to be prime implicant if:

- i) P is any product term (i.e. subcube)
- ii) Subcube P can not be part of any bigger subcubes completely



Fig. 1.46 3-Variable K-Map

(: it is a part of the bigger subcube completely)

# **Essential prime implicants:**

#### **Definition**



A Prime implicant 'P' of a function 'f' is said to be an essential prime implicant if it covers at least one minterm of 'f', which is not covered by any other prime implicants.

# **Example**



Fig. 1.47 K-Map Showing Prime Implicants and Essential Prime Implicants

- 5 Prime implicants
- 4 Essential prime implicants



Fig. 1.48



#### **Rack Your Brain**

| ARC | D <sub>00</sub> | 01 | 11 | 10 |
|-----|-----------------|----|----|----|
| 00  | 1               | 1  |    | 1  |
| 01  |                 | 1  | 1  | 1  |
| 11  |                 |    | 1  | 1  |
| 10  | 1               |    |    | 1  |

Find number of prime implicants and essential prime implicants.

In cyclic K map

- Every minterms is covered by atleast 2 prime implicants.
- All prime implicants are of the same size.

## Procedure for obtaining minimal SOP:

- 1) Determine all essential prime implicants and include them in the minimal SOP.
- 2) Remove all those prime implicants which are covered by essential prime implicants.
- 3) If the set determined in step 1 covers all the minterms of 'f' then it is a unique minimal expression; otherwise, select the additional prime implicants so that the function 'f' is covered completely and the total number and size of prime implicants added are minimal.

#### Note:

Prime implicants will be chosen such that literals in the term are minimum.

# **Example**

F(yzwx) = 
$$\sum$$
m (4, 3, 5, 7, 13, 9, 14, 15)  
yz 00 01 11 10  
01 1 1 1 1  
10 1 1 1

Fig. 1.48

- 5 Prime implicants
- 4 Essential prime implicants

$$f = w'y'z + wxy' + wyz + w'xy$$

#### Prime implicant chart:

| Prime      | Mint  | erms                        | × 2 | ✓<br>1 | <b>~</b> | ✓<br>7 |   | ✓<br>12 | V<br>14 | ✓<br>15 |
|------------|-------|-----------------------------|-----|--------|----------|--------|---|---------|---------|---------|
| implicants | ,     |                             | 3   | 4      | 5        | '      | 9 | 13      | 14      | 15      |
|            | (EPI) | $\overline{w}\overline{y}z$ |     | 1      | 1        |        |   |         |         |         |
|            | (EPI) | w x <del>y</del>            | 1   |        |          | 1      |   |         |         |         |
|            | (EPI) | wyz                         |     |        |          |        |   |         | 1       | 1       |
|            | (EPI) | $\overline{w} \times y$     |     |        |          |        | 1 | 1       |         |         |
|            |       | [XZ]                        |     |        | 1        | 1      |   | 1       |         | 1       |
| R          | edun  | dant                        |     |        |          |        |   |         |         |         |

Fig. 1.49 Prime Implicant Chart

- All essential prime implicants are included in SOP (Find essential prime implicants from k-map).
- Include the prime implicants in the minimal expression which is covering maximum minterms.
- All minterms must be covered.
- 'xz' is redundant prime implicant since after including all the essential Prime implicants, all of the minterms get covered.

Redundant Prime Implicants are never included in minimal SOP.

#### Don't care conditions:

#### **Definition**



- A function is said to be completely specified if it is given 0 or 1 for every combination of i/p variables.
  - There are some function which are not completely specified.
- Combination for which value of function is not fully specified are called don't care combinations.
- Since each don't care combination represent two values {0, 1}, an incompletely specified function containing K don't care combinations, corresponds to a class of 2<sup>k</sup> distinct function.

## **Example**

| a | b | f | f, | f <sub>2</sub> | f <sub>3</sub> | <b>f</b> <sub>4</sub> |
|---|---|---|----|----------------|----------------|-----------------------|
| 0 | 0 | 1 | 1  | 1              | 1              | 1                     |
| 0 | 1 | 1 | 1  | 1              | 1              | 1                     |
| 0 | 0 | Ø | 0  | 0              | 1              | 1                     |
| 1 | 1 | Ø | 0  | 1              | 0              | 1                     |

**Table 1.27 Table Showing Don't Cares** 

Ø ← don't care

We can assign '0' or '1' to a don't care  $\emptyset$  in such a way to increase/decrease the size of a prime implicant.

**Understanding through examples:** 

# **SOLVED EXAMPLES**

F = S m (2, 1, 5, 12) + S d (0, 7, 8, 10, 13, 15) Find minimized Boolean expression

Sol:



x ← don't care6 prime implicant

#### Note:

Here, EPIs do not include all the minterms so, minimal SOP is not UNIQUE here.

2 Possibilities exist:

1) 
$${2 \text{ QUAD} \atop 2 \text{ Pair}} F = yw + \overline{y}\overline{w} + \overline{x}\overline{y}\overline{z} + x\overline{z}\overline{w}$$
 (10 literals)

(NOT Minimal)

2) 
$${1 \text{ QUAD} \atop 2 \text{ Pair}} F = \overline{y}\overline{w} + \overline{x}\overline{z}w + x\overline{z}\overline{w}$$
 (8 literals)

(Minimal)

# Let's look at how to find the number of minimal expressions.



Fig. 1.50

|          |    |               | <b>✓</b> | <b>✓</b> |   | <b>/</b> |   | <b>✓</b> | <b>/</b> | <b>✓</b> | <b>~</b> | <b>~</b> |
|----------|----|---------------|----------|----------|---|----------|---|----------|----------|----------|----------|----------|
| Minter   | ms | $\rightarrow$ | 0        | 2        | 4 | 5        | 6 | 7        | 8        | 10       | 13       | 15       |
| PI.<br>↓ |    | B D<br>(EPI)  | 1        | 1        |   |          |   |          | 1        | 1        |          |          |
|          |    | B D<br>(EPI)  |          |          |   | 1        |   | 1        |          |          | 1        | 1        |
| nts      | 5  | A' B          |          |          | 1 | 1        | 1 | 1        |          |          |          |          |
| th o     | 1  | A' D'         | 1        | 1        | 1 |          | 1 |          |          |          |          |          |

Both these prime-implicants are covering the left over minterms ( $m_4$ ,  $m_6$ ) we can include either of them in the final expression

Fig. 1.51 Prime Implicant Chart

Final SOP 
$$\sim \overline{\overline{B}\overline{D} + BD + \overline{A}B}$$
OR
$$\overline{\overline{B}\overline{D} + BD + \overline{A}\overline{D}}$$

# Note:

Both minimal SOP and minimal POS will be independent of the same number of variables if there are no don't cares.

# **SOLVED EXAMPLES**

Find number of Minimal SOP in the following K-map

| CD\ | .B<br>00 | 01  | 11   | 10   |
|-----|----------|-----|------|------|
| 00  | 1 0      | 1 4 | 12   | 8    |
| 01  | 1        | 1 5 | 1 13 | 9    |
| 11  | 3        | 7   | 1 15 | 1 11 |
| 10  | 2        | 6   | 14   | 1 10 |

Sol: Prime implicant chart

|                                                                                         | 0 | 4 | 5 | 13 | 15 | √<br>11 | 10 |
|-----------------------------------------------------------------------------------------|---|---|---|----|----|---------|----|
| (EPI) $P = \overline{A} \overline{C} \overline{D}$<br>$Q = \overline{A} B \overline{C}$ |   | 1 | 1 |    |    |         |    |
| $R = B \overline{C} D$                                                                  |   |   | 1 | 1  |    |         |    |
| S = A B D                                                                               |   |   |   | 1  | 1  |         |    |
| $T = A C D$ (EPI) $V = A \overline{B} C$                                                |   |   |   |    | 1  | 1<br>1  | 1  |
|                                                                                         |   |   |   |    |    |         |    |

Let's reduce the prime implicant chart (include all the EPIs in the Minimal SOP and removing the all minterms associated with the EPIs)

$$\begin{array}{c} \text{Minimal SOP} \rightarrow \begin{array}{c} P+V+R+S \\ OR \\ P+V+R+T \\ OR \\ P+V+Q+S \end{array} \end{array} \} \text{ 3 Minimal SOP}$$

# Variable entrant map: (VEM)

# **Definition**

A variable entrant map (VEM) is a K-map in which the size of the map is reduced by removing one or more variables from the specification of the map cell locations

$$f(x, y, z) = \sum (1, 2, 3, 5, 6)$$

| X | Υ | Z | f |     |       |   |   |   |
|---|---|---|---|-----|-------|---|---|---|
| 0 | 0 | 0 | 0 | 1 - |       |   |   |   |
| 0 | 0 | 1 | 1 | } z | ──VEM | х | Υ | f |
| 0 | 1 | 0 | 1 | 1.4 |       | 0 | 0 | Z |
| 0 | 1 | 1 | 1 | } 1 |       | 0 | 1 | 1 |
| 1 | 0 | 0 | 0 |     |       | 1 | 0 | Z |
| 1 | 0 | 1 | 1 | } z |       | 1 | 1 | Z |
| 1 | 1 | 0 | 1 |     |       |   |   |   |
| 1 | 1 | 1 | 0 | }   |       |   |   |   |

**Table 1.28 Table Showing VEM** 

#### **Minimization procedure for VEM:**

- Set all the variables in the cell as '0' and obtain the SOP expression.
- Make one variable in the cell as '1' and obtain SOP by making earlier minterms as don't cares (Ø) and multiply the obtained SOP expression with the concerned variable.
- Repeat step 2 until all the variables in the cell are covered.
- SOP of VEM is obtained by performing 'OR' operation with previously obtained SOP expression.



# **SOLVED EXAMPLES**

**○○** Find the minimized Boolean expression for the following VEM

| ZX | 00 | 01 | 11 | 10             |
|----|----|----|----|----------------|
| 0  | D  | 1  | Ď  | D <sup>'</sup> |
| 1  | D  | 1  | 0  | ø              |

Sol: Step 1

| zX | 00 | 01 | 11 | 10 |    |
|----|----|----|----|----|----|
| 0  | 0  | 1  | 0  | 0  |    |
| 1  | 0  | 1  | 0  | ø  | so |

SOP = X'Y

00

0

0

Step 2

For D:

For D':

11

10



1 0 Ø 0 Ø

01

Ø

SOP = X'

SOP = XZ'

Step 3

X'Y + X'D + XZ'D'

Boolean Algebra

# **Product of Sum Simplification**

 $f(p,q,r,s) = \pi M(0,1,2,3,4,7,8,11,12,13,14,15)$  Find Minimal

# Sol:

| rs\p | q | 00      | 01      | 11 |    | 10      |
|------|---|---------|---------|----|----|---------|
| 00   |   | 0 0     | 0 1     | 0  | 3  | 0 2     |
| 01   |   | 0 4     | 1 5     | 0  | 7  | 1 6     |
| 11   |   | 0<br>12 | 0<br>13 | 0  | 5  | 0       |
| 10   |   | 0 8     | 1 9     | ٥  | 11 | 1<br>10 |

4 Essential Prime Implicants

Minimal POS =  $(r + s)(p + q)(\overline{r} + \overline{s})(\overline{p} + \overline{q})$ 

← [8 literals]

#### Note:

Minimal expression = All essential prime implicants

Prime implicants needed to cover remaining minterms, if any.

# **Previous Years' Question**



The literal count of a Boolean expression is the sum of the number of times each literal appears in the expression. For example, the literal count of (xy + xz') is 4. What are the minimum possible literal counts of the productof-sum and sum-ofproduct representations respectively of the function given by the following Karnaugh map? Here, X denotes "don't care"

| ZI | ۸/ |    |    |    |
|----|----|----|----|----|
| xy | 00 | 01 | 11 | 10 |
| 00 | Х  | 1  | 0  | 1  |
| 01 | 0  | 1  | Х  | 0  |
| 11 | 1  | Х  | Х  | 0  |
| 10 | Х  | 0  | 0  | Х  |

- **1)** (11, 9)
- **2)** (9, 13)
- **3)** (9, 10)
- **4)** (11, 11)

Sol: 3)

(GATE-2003)

#### 1.7 NAND AND NOR

#### **Universal gates:**

#### **Definition**



- A universal gate can implement any Boolean function without using gates of any other type. NAND and NOR are the universal gates.
- In practice, this is advantageous since NAND and NOR gates are economical and easier to fabricate and are the basic gates used in all ic digital logic families.
- In fact, AND gate is implemented as a NAND gate followed by an inverter.

  OR gate is implemented as a NOR gate followed by an inverter.

#### 1.7 IMPLEMENTATION OF BOOLEAN FUNCTIONS WITH NAND GATES

#### NAND Gate is a Universal Gate



Fig. 1.50 Implementation Using NAND Gate

# OR gate:

 $Y = A + B = \overline{\overline{A} \cdot \overline{B}}$  [From Demorgan's law]  $A = \overline{\overline{A} \cdot \overline{B}}$  B = A + B

Fig. 1.51 Implementation Using NAND Gate

# NOR gate:



Fig. 1.52 Implementation Using NAND Gate

Boolean Algebra

#### X-OR:



Fig. 1.53 Implementation of X-OR Gate using NAND Gate

4 NAND gates [minimum] required

# **XNOR:**



Fig. 1.54 Implementation of X-NOR Gate using NAND Gate

5 NAND Gates (minimum)

# Implementation of Boolean functions with NOR gates:

NOR gate is a universal gate

Inverter/Not gate



Fig. 1.55 Implementation of NOT Gate Using NOR Gate

AND gate

$$y = A \cdot B = \overline{\overline{A} + \overline{B}}$$

[By Demorgan's law]



Fig. 1.56 Implementation of AND Gate Using NOR Gate

OR gate



Fig. 1.57 Implementation of OR Gate Using NOR Gate

NAND gate



Fig. 1.58 Implementation of NAND Gate Using NOR Gate

X-OR



Fig. 1.59 Implementation of XOR Gate using NOR Gate

XOR = XNOR + Inverter 5 NOR gates [minimum]

XNOR gate



Fig. 1.60 Implementation of XNOR Gate Using NOR Gate

4 NOR gates [minimum] required

#### Note:

|  |       | Min NAND | Min NOR |  |
|--|-------|----------|---------|--|
|  |       | gates    | gates   |  |
|  | X-OR  | 4        | 5       |  |
|  | X-NOR | 5        | 4       |  |

- Bubbled i/p OR gate = NAND gate
- Bubbled i/p AND gate = NOR gate.

# **Example** Y = AB + CD



Fig. 1.61 Boolean Logic Circuit Implementing Function 'Y'



Fig. 1.62 Boolean Logic Circuit Implementing Function 'Y'

#### Note:

If the bubble is placed one after the other, it cancels each other's effect

#### **SWITCH REPRESENTATION**

**Switch representation of the AND function:** 



Fig. 1.63 Circuit Diagram Representing AND Function

Switch A - open = "0" closed = "1"

Switch B - open = "0" closed = "1"

Both switches must be ON for the lamp to be ON, if A = high, B = high, Y = high.



Fig. 1.64 Circuit Diagram Representing Buffer

Y = X, switch X is ON, lamp turns ON (Buffer)



Fig. 1.65 Circuit Diagram Representing NOT Function

Switch X is ON, lamp is OFF

Y = 
$$\overline{X}$$
 (Inverter)

If A is ON, lamp ON if B is ON, lamp ON  $Y = A + B$  (OR)

Fig. 1.66 Circuit Diagram Representing OR Function

# **Rack Your Brain**

A bulb that can be turned on by 2 switches (2-way switch) implements which gate?

#### **Switch representation of the NAND function:**



Fig. 1.67 Circuit Diagram Representing NAND Function

If A & B are high, then the bulb gets shorted, lamp = OFF

$$Y = \overline{AB}$$

## **Switch representation of the NOR function:**



If A = ON, lamp = OFF B = ON, lamp = OFF

$$Y = \overline{A + B}$$

Fig. 1.68 Circuit Diagram Representing NOR Function

# **Switch representation of XOR function:**



Fig. 1.69 Circuit Diagram Representing XOR Function

If both are up or both are down, the current can not flow If one is up and another down, then current can flow.

- :. Current flows for unequal i/p
- $\Rightarrow$  XOR gate

# **Switch representation of the XNOR function:**



Fig. 1.70 Circuit Diagram Representing XNOR Function

If both switches are up, current flows
If both switches are down, current flows

∴ equality detector : XNOR gate

# SOLVED EXAMPLES

A universal gate can implement any Boolean function by connecting the sufficient number of them appropriately.

$$F_1 = P + Q \quad \stackrel{P}{\longrightarrow} \quad \frac{F_1}{}$$

$$F_2 = P \cdot Q \quad \stackrel{P}{Q} \quad \stackrel{}{2} \quad \stackrel{}{}_{2}$$

$$F_3 = \overline{P} + Q \quad \stackrel{P}{Q} \qquad 3 \quad \stackrel{F_3}{\longrightarrow} \qquad \qquad$$

Which of the following is true?

- 1) Gate 1 is universal gate
- 3) Gate 3 is universal gate
- 2) Gate 2 is the universal gate
- 4) None

**Sol:** We already know, NOR and NAND universal gates.

$$F_3 = \overline{P} + Q$$

if 
$$Q = 0$$

$$F_3 = \overline{P}$$
 [complement is generated]

$$F_3(P,Q) = \overline{P} + Q$$
 [given]

$$F_3(\overline{P}, Q) = P + Q$$
 [OR is generated]

"OR" followed by complement is NOR, which is universal gate.

Ans. – Option (3)

Below digital circuit consists of 20 XOR gates in cascade.



output P is equal to:

- 1) 0
- 3) X

- 2)1 4) X
- Sol:  $X \oplus 1 = \overline{X}$

 $\overline{X} \oplus X = 1$ 

After 2 XOR Gate, o/p is 1, So after 20 XOR gates also, the output is going to be 1. P=1 Ans. -(2)

The gates G<sub>1</sub> and G<sub>2</sub> have propagation delay 10 nsec and 20 nsec respectively. If input  $V_i$  makes an abrupt change from logic 0 to 1 at t =  $t_0$  then o/p wave form V<sub>o</sub> is:





- 4) None

Sol:



option 2)

Q14 All logic gates shown in the figure below have a propagation delay of 20 ns. Let M = C = 0 and N = 1 until t = 0.

At t = 0, all the inputs flip and remain in that state.

For t > 0, output is high (1) for a duration (in ns) of \_\_\_\_\_.



Sol:



Ans. = 40

# **Chapter Summary**



• AND - A.B

OR - A + B

NOT - Ā

NAND - A.B

 $NOR - \overline{A + B}$ 

 $XOR - A\overline{B} + B\overline{A}$ 

XNOR - AB +  $\overline{A}\overline{B}$ 

Associative law for XOR – (A ⊕ B) ⊕ C = A ⊕ (B ⊕ C)
 Commutative law for XOR – A ⊕ B = B ⊕ A

AND law: A.0 = 0

A.1 = A

OR law: A + 0 = A

A + 1 = 1

- Inversion law: A = A
- $A \oplus B \oplus C = A \odot B \odot C$

 $A \oplus B = \overline{A \odot B}$ 

- Demorgan's law:
  - i)  $\overline{A + B} = \overline{A} . \overline{B}$
  - ii)  $\overline{A.B} = \overline{A} + \overline{B}$
- Transposition law: AB + A'C = (A + C) (A' + B)
- Consensus theorem: A'B + AC + BC = A'B + AC
- Duality theorem:  $A + BC \xrightarrow{dual} A(B + C)$
- Complementary theorem: A (B+C)  $\xrightarrow{\text{comp.}}$  A '+ (B '.C ')
- Standard SOP: each product term need not contain all literals.
- Canonical SOP: each product term must contain all literals.
- Minterm: Product of all variables where each variable appears only once either in true of complemented form
- Maxterm: Sum of variables, in which all variables appear once either in true or complemented form.
- Minimization of Boolean Expression through:
   K-map (2, 3, 4 variable maps)
- NAND and NOR are universal gates.
- Don't care conditions: It represents class of distinct functions.